Robust and Energy-efficient Hardware Architectures for DIZY Stream Cipher

Open Access
Authors
  • O. Kara
Publication date 2024
Book title 2024 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)
Book subtitle Nov. 7-9, 2024, Taipei, Taiwan, Chang Yung-Fa Foundation Int'l Convention Center (CYFF) : conference proceeding
ISBN
  • 9798350378788
ISBN (electronic)
  • 9798350378771
Event 2024 IEEE the 20th Asia Pacific Conference on Circuits and Systems (APCCAS)
Pages (from-to) 461-465
Publisher Piscataway, NJ: IEEE
Organisations
  • Faculty of Science (FNWI) - Informatics Institute (IVI)
Abstract
In the era of ubiquitous computing, efficient and secure implementations of cryptographic hardware are crucial. This paper extends the hardware implementations of a Small Internal State Stream (SISS) cipher, namely DIZY. Previous work shows that DIZY’s hardware performance, in terms of area cost and power consumption, is among the best when compared to notable stream ciphers, especially for frame-based encryptions requiring frequent initialization. In this study, we initially optimize the existing hardware implementation and then evaluate the energy efficiency of DIZY. We implement different unrolled versions of DIZY and analyze their energy consumption. Furthermore, we address physical security by integrating masking techniques into the DIZY S-box to protect the implementation against side-channel attacks. We thoroughly investigate the associated overhead and apply optimizations to reduce it, ensuring robust security without compromising efficiency. Our results present a secure, energy-efficient, and lightweight cryptographic hardware design for the stream cipher DIZY, making it suitable for various applications, including Internet of Things (IoT) and embedded systems.
Document type Conference contribution
Language English
Published at https://doi.org/10.1109/apccas62602.2024.10808577
Other links https://www.proceedings.com/78203.html
Downloads
Permalink to this page
Back