Next generation of Exascale-class systems: ExaNeSt project and the status of its interconnect and storage development

Authors
  • M. Katevenis
  • R. Ammendola
  • A. Biagioni
  • P. Cretaro
  • O. Frezza
  • F. Lo Cicero
  • A. Lonardo
  • M. Martinelli
  • P.S. Paolucci
  • E. Pastorelli
  • F. Simula
  • P. Vicini
  • G. Taffoni
  • J.A. Pascual
  • J. Navaridas
  • M. Luján
  • J. Goodacre
  • B. Lietzow
  • A. Mouzakitis
  • N. Chrysos
  • M. Marazakis
  • P. Gorlani
  • S. Cozzini
  • G.P. Brandino
  • P. Koutsourakis
  • J. van Ruth
  • Y. Zhang
  • M. Kersten
Publication date 09-2018
Journal Microprocessors and Microsystems
Volume | Issue number 61
Pages (from-to) 58-71
Organisations
  • Faculty of Science (FNWI) - Informatics Institute (IVI)
Abstract
The ExaNeSt project started on December 2015 and is funded by EU H2020 research framework (call H2020-FETHPC-2014, n. 671553) to study the adoption of low-cost, Linux-based power-efficient 64-bit ARM processors clusters for Exascale-class systems. The ExaNeSt consortium pools partners with industrial and academic research expertise in storage, interconnects and applications that share a vision of an European Exascale-class supercomputer. The common goal is designing and implementing a physical rack prototype together with its cooling system, the non-volatile memory (NVM) architecture and a unified low-latency interconnect able to test different options for network and storage. Furthermore, the consortium goal is to provide real HPC applications to validate the system.

In this paper we describe the unified data and storage network architecture, reporting on the status of development of different testbeds and highlighting preliminary benchmark results obtained through the execution of scientific, engineering and data analytics scalable application kernels.
Document type Article
Language English
Published at https://doi.org/10.1016/j.micpro.2018.05.009
Other links https://ivi.fnwi.uva.nl/isis/publications/2018/KatevenisMMEHD2018
Permalink to this page
Back